

rev 1.5

## 3.3V µP Power Supply Monitor and Reset Circuit

#### **General Description**

The ASM1832 is a fully integrated microprocessor supervisor. It can halt and restart a "hung-up" microprocessor, restart a microprocessor after a power failure. It has a watchdog timer and external reset override. RESET and RESET outputs are push-pull.

A precision temperature-compensated reference and comparator circuits monitor the 3.3V,  $V_{CC}$  input voltage status. During power-up or when the  $V_{CC}$  power supply falls outside selectable tolerance limits, both RESET and  $\overline{\text{RESET}}$  become active. When  $V_{CC}$  rises above the threshold voltage, the reset signals remain active for an additional 250ms minimum, allowing the power supply and system microprocessor to stabilize. The trip point tolerance signal, TOL, selects the trip level tolerance to be either 10% or 20%.

A debounced manual reset input,  $\overline{\text{PBRST}}$ , activates the reset outputs for a minimum period of 250ms. There is a watchdog timer to stop and restart a microprocessor that is "hung-up". The watchdog timeouts periods are selectable: 150ms, 610ms, and 1200ms. If the  $\overline{\text{ST}}$  input is not strobed LOW before the time-out period expires, a reset is generated.

# **Typical Operating Circuit**



Devices are available in 8-pin PDIP, 8-pin SO and compact 8-pin MicroSO packages.

#### **Key Features**

- 3.3V supply monitor
- Push-pull output
- · Selectable watchdog period
- Debounce manual push-button reset input
- Precision temperature-compensated voltage reference and comparator.
- Power-up, power-down and brown out detection
- 250ms minimum reset time
- · Active LOW and HIGH reset signal
- Selectable trip point tolerance: 10% or 20%
- Low-cost 8-pin DIP/SO and 8-pin Micro SO packages
- Wide operating temperature -40°C to +85°C

#### **Applications**

- · Microprocessor systems
- Computers
- · Controllers
- · Portable instruments
- · Automotive systems

#### **Block Diagram**



#### rev 1.5

# **Pin Configuration**



# **Pin Description**

| Pin #<br>8-Pin Package | Pin Name        | Function                                                                                                                                                                                                                        |
|------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                      | PBRST           | Debounced manual pushbutton reset input.                                                                                                                                                                                        |
| 2                      | TD              | Watchdog time delay selection. ( $t_{TD}$ = 150ms for TD = GND, $t_{TD}$ = 610ms for TD=Open, and $t_{TD}$ = 1200ms for TD = $V_{CC}$ ).                                                                                        |
| 3                      | TOL             | Selects 10% (TOL connected to GND) or 20% (TOL connected to $V_{\rm CC}$ ) trip point tolerance.                                                                                                                                |
| 4                      | GND             | Ground.                                                                                                                                                                                                                         |
| 5                      | RESET           | Active HIGH reset output. RESET is active:  1. If V <sub>CC</sub> falls below the reset voltage trip point.  2. If PBRST is LOW.  3. If ST is not strobed LOW before the timeout period set by TD expires.  4. During power-up. |
| 6                      | RESET           | Active LOW reset output. (See RESET).                                                                                                                                                                                           |
| 7                      | ST              | Strobe input.                                                                                                                                                                                                                   |
| 8                      | V <sub>CC</sub> | 3.3V power.                                                                                                                                                                                                                     |

# **\***

#### rev 1.5

#### **Detailed Description**

The ASM1832 monitors the microprocessor or microcontroller power supply and issues reset signals, both active HIGH and active LOW, that halt processor operation whenever the power supply voltage levels are outside a predetermined tolerance.

#### RESET and RESET outputs

RESET and RESET signals are active for a minimum of 250ms after the supply has returned to in-tolerance level. This allows the power supply and monitored processor to stabilize before instruction execution is allowed to begin.

#### **Trip Point Tolerance Selection**

The TOL input is used to determine the level  $V_{CC}$  can vary below 3.3V without asserting a reset. With TOL conected to  $V_{CC}$ , RESET and  $\overline{RESET}$  become active whenever  $V_{CC}$  falls below 2.64V. RESET and  $\overline{RESET}$  become active when the  $V_{CC}$  falls below 2.98V if TOL is connected to ground.

After  $V_{CC}$  has risen above the trip point set by TOL, RESET and  $\overline{RESET}$  remain active for a minimum time period of 250ms. On power-down, once  $V_{CC}$  falls below the reset threshold  $\overline{RESET}$  stays LOW and is guaranteed to be 0.4V or less until  $V_{CC}$  drops below 1.2V. The reset output on the ASM1832 uses a push-pull drive stage that can maintain a valid output below 1.2V. To sink current with  $V_{CC}$  below 1.2V, a resistor can be connected from the reset pin ( $\overline{RESET}$ ) to Ground. This configuration will give a valid value on the reset output with  $V_{CC}$  approaching 0V. During both power up and down, the configuration will draw current when the  $\overline{RESET}$  is in the high state. The value of  $100 \text{K}\Omega$  should be adequate to maintain a valid condition. The active HIGH reset signal is valid down to a  $V_{CC}$  level of 1.2V also.



| Tolerance<br>Select   | Tolerance | TRIP Point Voltage<br>(V) |      |      |
|-----------------------|-----------|---------------------------|------|------|
| Ociect                |           | Min                       | Nom  | Max  |
| TOL = V <sub>CC</sub> | 20%       | 2.47                      | 2.55 | 2.64 |
| TOL = GND             | 10%       | 2.80                      | 2.88 | 2.97 |





#### **Application Information**

#### **Manual Reset Operation**

Push-button switch input, PBRST, allows the user to override the internal trip point detection circuits and issue reset

#### rev 1.5

signals. The pushbutton input is debounced and is pulled HIGH through an internal  $40k\Omega$  resistor.

When  $\overline{PBRST}$  is held LOW for the minimum time  $t_{PB}$ , both resets become active and remain active for a minimum time period of 250ms after  $\overline{PBRST}$  returns HIGH.

The debounced input is guaranteed to recognize pulses greater than 20ms. No external pull-up resistor is required, since  $\overline{PBRST}$  is pulled HIGH by an internal  $40k\Omega$  resistor.

The PBRST can be driven from a TTL or CMOS logic line or shorted to ground with a mechanical switch.





#### Watchdog Timer and ST Input

A watchdog timer stops and restarts a microprocessor that is "hung-up". The  $\mu P$  must toggle the  $\overline{ST}$  input within a set period (as selectable through TD input) to verify proper software execution. If the  $\overline{ST}$  is not toggled low within the

minimum timeout period, reset signals become active. On power-up after the supply voltage returns to an in-tolerance condition, the reset signal remains active for 250ms minimum, allowing the power supply and system microprocessor to stabilize.

ST Pulses as short as 20ns can be detected.



Timeouts periods of approximately 150ms, 610ms or 1,200ms are selected through the TD pin.

| TD Voltage level | Watchdog Time-out Period (ms) |      |      |  |
|------------------|-------------------------------|------|------|--|
|                  | Min                           | Nom  | Max  |  |
| GND              | 62.5                          | 150  | 250  |  |
| Floating         | 250                           | 610  | 1000 |  |
| V <sub>CC</sub>  | 500                           | 1200 | 2000 |  |

The watchdog timer can not be disabled. It must be strobed with a high-to-low transition to avoid watchdog timeout and reset.



4 of 9

# rev 1.5

### **Absolute Maximum Ratings**

| Parameter                          | Min  | Max                   | Unit    |
|------------------------------------|------|-----------------------|---------|
| Voltage on VCC                     | -0.5 | 7                     | V       |
| Voltage on ST, TD                  | -0.5 | V <sub>CC</sub> + 0.5 | V       |
| Voltage on PBRST, RESET, RESET     | -0.5 | V <sub>CC</sub> + 0.5 | V       |
| Operating Temperature Range        | -40  | +85                   | °C      |
| Soldering Temperature (for 10 sec) |      | +260                  | °C      |
| Storage Temperature                | -55  | +125                  | °C      |
| ESD rating HBM MM                  |      | 2<br>200              | KV<br>V |

#### Note:

- 1. Voltages are measured with respect to ground
- 2. These are stress ratings only and functional implication is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

#### **DC Electrical Characteristics**

Unless otherwise stated, 1.2 <=  $V_{CC}$ <=5.5V and over the operating temperature range of -40°C to +85°C. All voltages are referenced to ground.

| Parameter                                          | Symbol            | Conditions             | Min                    | Тур  | Max                   | Unit |
|----------------------------------------------------|-------------------|------------------------|------------------------|------|-----------------------|------|
| Supply Voltage                                     | V <sub>CC</sub>   |                        | 1.0                    |      | 5.5                   | V    |
| ST and PBRST Input High<br>Level                   | V <sub>IH</sub>   | V <sub>CC</sub> >=2.7V | 2                      |      | V <sub>CC</sub> + 0.3 | V    |
| ST and PBRST Input High<br>Level                   | V <sub>IH</sub>   | V <sub>CC</sub> <2.7V  | V <sub>CC</sub> - 0.4V |      |                       | V    |
| ST and PBRST Input Low<br>Level                    | V <sub>IL</sub>   |                        | -0.3                   |      | 0.5                   | V    |
| V <sub>CC</sub> Trip Point (T <sub>OL</sub> = GND) | V <sub>CCTP</sub> |                        | 2.80                   | 2.88 | 2.97                  | V    |
| $V_{CC}$ Trip Point ( $T_{OL} = V_{CC}$ )          | V <sub>CCTP</sub> |                        | 2.47                   | 2.55 | 2.64                  | V    |
| Watchdog Timeout Period                            | t <sub>TD</sub>   | T <sub>D</sub> = GND   | 62.5                   | 150  | 250                   | ms   |

#### rev 1.5

| Parameter                                         | Symbol            | Conditions                                                                        | Min                    | Тур                    | Max  | Unit |
|---------------------------------------------------|-------------------|-----------------------------------------------------------------------------------|------------------------|------------------------|------|------|
| Watchdog Timeout Period                           | t <sub>TD</sub>   | T <sub>D</sub> = VCC                                                              | 500                    | 1200                   | 2000 | ms   |
| Watchdog Timeout Period                           | t <sub>TD</sub>   | T <sub>D</sub> Floating                                                           | 250                    | 610                    | 1000 | ms   |
| Output Voltage                                    | V <sub>OH</sub>   | I=-500μA, V <sub>CC</sub> < 2.7.V Note<br>1                                       | V <sub>CC</sub> - 0.3V | V <sub>CC</sub> - 0.1V |      | V    |
| Output Current                                    | I <sub>OH</sub>   | Output = 2.4V, V <sub>CC</sub> >=2.7V                                             |                        | 350                    |      | μA   |
| Output Current                                    | I <sub>OL</sub>   | Output = 0.4V, V <sub>CC</sub> >=2.7V                                             | 10                     |                        |      | mA   |
| Input Leakage                                     | I <sub>IL</sub>   |                                                                                   | -1.0                   |                        | 1.0  | μA   |
| RESET Low Level                                   | V <sub>OL</sub>   | Note 1                                                                            |                        |                        | 0.4  | V    |
| Internal Pull-up Resistor                         |                   | PBRST pin                                                                         |                        | 40                     |      | kΩ   |
| Operating Current                                 | I <sub>CC1</sub>  | Outputs open, V <sub>CC</sub> <= 3.6V<br>and all inputs at V <sub>CC</sub> or GND |                        |                        | 20   | μΑ   |
| Input Capacitance                                 | C <sub>IN</sub>   |                                                                                   |                        |                        | 5    | pF   |
| Output Capacitance                                | C <sub>OUT</sub>  |                                                                                   |                        |                        | 7    | pF   |
| PBRST Manual Reset<br>Minimum Low Time            | t <sub>PB</sub>   | PBRST = V <sub>IL</sub>                                                           | 20                     |                        |      | ms   |
| Reset Active Time                                 | t <sub>RST</sub>  |                                                                                   | 250                    | 610                    | 1000 | ms   |
| ST Pulse Width                                    | t <sub>ST</sub>   | Must not exceed t <sub>RD</sub> minimum. Watchdog cannot be disabled.             | 20                     |                        |      | ns   |
| V <sub>CC</sub> Fail Detect to RESET or RESET     | t <sub>RPD</sub>  | Pulses < 2 µs at V <sub>CCTP</sub> min-<br>imum will not cause reset              |                        | 5                      | 8    | μs   |
| V <sub>CC</sub> Slew Rate                         | t <sub>F</sub>    |                                                                                   | 20                     |                        |      | μs   |
| PBRST Stable LOW to RESET and RESET Active        | t <sub>PDLY</sub> |                                                                                   |                        |                        | 20   | ms   |
| V <sub>CC</sub> Detect to RESET or RESET inactive | t <sub>RPU</sub>  | t <sub>rise</sub> =5µs                                                            | 250                    | 610                    | 1000 | ms   |
| V <sub>CC</sub> Slew Rate                         | t <sub>R</sub>    |                                                                                   | 0                      |                        |      | ns   |

#### Notes

<sup>1.</sup> RESET remains within 0.5V of  $V_{CC}$  on power-down until  $V_{CC}$  falls below 2V.  $\overline{RESET}$  remains within 0.5V of ground on power-down until  $V_{CC}$  falls below 2.0V.



#### rev 1.5

# **Package Information**

# MicroSO (8-Pin)



SO (8-Pin)



Plastic DIP (8-Pin)



|    | Inc       | hes            | Millim   | eteres |
|----|-----------|----------------|----------|--------|
|    | Min       | Max            | Min      | Max    |
|    |           | MicroSO (8-    | Pin)     |        |
| Α  | 0.032     | 0.044          | 0.81     | 1.10   |
| A1 | 0.002     | 0.006          | 0.05     | 0.15   |
| A2 | 0.030     | 0.038          | 0.76     | 0.97   |
| b  | 0.012     | BSC            | 0.30     | BSC    |
| С  | 0.004     | 0.008          | 0.10     | 0.20   |
| D  | 0.114     | 0.122          | 2.90     | 3.10   |
| е  | 0.025     | 6 BSC          | 0.65     | BSC    |
| Е  | 0.184     | 0.200          | 4.67     | 5.08   |
| E1 | 0.114     | 0.122          | 2.90     | 3.10   |
| L  | 0.016     | 0.026          | 0.41     | 0.66   |
| S  | 0.020     | 6 BSC          | 0.52     | BSC    |
| а  | 0°        | 6°             | 0°       | 6°     |
|    |           | SO (8-Pir      | 1)       |        |
| Α  | 0.053     | 0.069          | 1.35     | 1.75   |
| A1 | 0.004     | 0.010          | 0.10     | 0.25   |
| A2 | 0.049     | 0.059          | 1.25     | 1.50   |
| В  | 0.012     | 0.020          | 0.31     | 0.51   |
| С  | 0.007     | 0.010          | 0.18     | 0.25   |
| D  | 0.193 BSC |                | 4.90     | BSC    |
| Е  | 0.154     | BSC            | 3.91 BSC |        |
| е  | 0.050     | BSC            | 1.27 BSC |        |
| Н  | 0.236     | BSC            | 6.00     | BSC    |
| L  | 0.016     | 0.050          | 0.41     | 1.27   |
| θ  | 0°        | 8°             | 0°       | 8°     |
|    |           | Plastic DIP (8 | B-Pin)   |        |
| Α  | -         | 0.210          | -        | 5.33   |
| A1 | 0.015     | -              | 0.38     | -      |
| A2 | 0.115     | 0.195          | 2.92     | 4.95   |
| b  | 0.014     | 0.022          | 0.36     | 0.56   |
| b2 | 0.045     | 0.070          | 1.14     | 1.78   |
| С  | 0.008     | 0.014          | 0.20     | 0.36   |
| D  | 0.355     | 0.400          | 9.02     | 10.16  |
| Е  | 0.300     | 0.325          | 7.62     | 8.26   |
| E1 | 0.240     | 0.280          | 6.10     | 7.11   |
| е  | 0.100 BSC |                | 2.54 BSC |        |
| eВ | -         | 0.430          | -        | 10.92  |
| L  | 0.115     | 0.150          | 2.92     | 3.81   |

# rev 1.5 Ordering Information

| Part Number   | Package            | Operating<br>Temperature Range | Maximum<br>Supply Current<br>(μΑ) | Voltage Monitoring<br>Application | Package Marking |  |  |  |
|---------------|--------------------|--------------------------------|-----------------------------------|-----------------------------------|-----------------|--|--|--|
| TIN - LEAD DE | TIN - LEAD DEVICES |                                |                                   |                                   |                 |  |  |  |
| ASM1832       | 8-Pin PDIP         | -40°C to 85°C                  | 20                                | 3.3 V                             | ASM1832         |  |  |  |
| ASM1832S      | 8-SO               | -40°C to 85°C                  | 20                                | 3.3 V                             | ASM1832S        |  |  |  |
| ASM1832U      | 8-MicroSO          | -40°C to 85°C                  | 20                                | 3.3 V                             | ASM1832         |  |  |  |
| LEAD FREE DE  | LEAD FREE DEVICES  |                                |                                   |                                   |                 |  |  |  |
| ASM1832F      | 8-Pin PDIP         | -40°C to 85°C                  | 20                                | 3.3 V                             | ASM1832F        |  |  |  |
| ASM1832SF     | 8-SO               | -40°C to 85°C                  | 20                                | 3.3 V                             | ASM1832SF       |  |  |  |
| ASM1832UF     | 8-MicroSO          | -40°C to 85°C                  | 20                                | 3.3 V                             | ASM1832F        |  |  |  |





Alliance Semiconductor Corporation 2575, Augustine Drive, Santa Clara, CA 95054 Tel: 408 - 855 - 4900

Fax: 408 - 855 - 4999

www.alsc.com

Copyright © Alliance Semiconductor All Rights Reserved Part Number: ASM1832 Document Version: 1.5

© Copyright 2003 Alliance Semiconductor Corporation. All rights reserved. Our three-point logo, our name and Intelliwatt are trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their respective companies. Alliance reserves the right to make changes to this document and its products at any time without notice. Alliance assumes no responsibility for any errors that may appear in this document. The data contained herein represents Alliance's best data and/or estimates at the time of issuance. Alliance reserves the right to change or correct this data at any time, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information in this product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or customer. Alliance does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of Alliance products including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in Alliance's Terms and Conditions of Sale (which are available from Alliance). All sales of Alliance products are made exclusively according to Alliance's Terms and Conditions of Sale. The purchase of products from Alliance does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of Alliance or third parties. Alliance does not authorize its products for use as critical components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of Alliance products in such life-supporting systems